

# Computer Architecture & Microprocessor System

### **INTRODUCTION TO RISC-V**

Dennis A. N. Gookyi





Introduction to RISC-V





# BIG PICTURE: BUILDING A PROCESSOR

Single cycle processor





- Central Processing Unit
  - □ PC (Program Counter)
    - Address of next instruction
  - Register file
    - Heavily used program data
  - ALU (Arithmetic and Logic Unit)
    - Arithmetic operations
    - Logical operations
    - Control logic
    - Control instruction fetch, decoding, and execution







### **CPU**

The life of a CPU

Fetch I ← Mem[PC]

Decode I

Execute I

Update PC







# INSTRUCTION SET ARCHITECTURE (ISA)

- Above: How to program a machine
  - Processors execute instructions in sequence
- Below: What needs to be built
  - Use a variety of tricks to make it run fast
- Instruction set
- Processor registers
- Memory addressing modes
- Data types and representations
- Byte ordering





# INSTRUCTION SET ARCHITECTURE (ISA)

#### Mainstream ISAs



#### x86

Designer Intel, AMD

Bits 16-bit, 32-bit and 64-bit

Introduced 1978 (16-bit), 1985 (32-bit), 2003

(64-bit)

Design CISC

Type Register-memory

Encoding Variable (1 to 15 bytes)

**Endianness Little** 

Macbooks & PCs (Core i3, i5, i7, M) x86 Instruction Set



#### ARM architectures

Designer ARM Holdings

Bits 32-bit, 64-bit

Introduced 1985; 31 years ago

Design RISC

Type Register-Register

Encoding AArch64/A64 and AArch32/A32

use 32-bit instructions, T32 (Thumb-2) uses mixed 16- and 32-bit instructions. ARMv7 user-

space compatibility<sup>[1]</sup>

Endianness Bi (little as default)

Smartphone-like devices (iPhone, Android), Raspberry Pi, Embedded systems

ARM Instruction Set



#### **RISC-V**

Designer University of California,

Berkeley

Bits 32, 64, 128

Introduced 2010

Version 2.2

Design RISC

Type Load-store

**Encoding** Variable

Branching Compare-and-branch

**Endianness** Little

Versatile and open-source Relatively new, designed for cloud computing, embedded systems, academic use

RISC V Instruction Set



### THE RISC-V INSTRUCTION SET

- A completely open ISA that is freely available to academia and industry
- Fifth RISC ISA design developed at UC Berkeley
  - RISC-I (1981), RISC-II (1983), SOAR (1984), SPUR (1989), and RISC-V (2010)
- Now managed by the RISC-V Foundation (http://riscv.org)
- Typical of many modern ISAs
  - See RISC-V Reference Card (or Green Card)
- Similar ISAs have a large share of the embedded core market
  - Applications in consumer electronics, network/storage equipment, cameras, printers



### FREE OPEN ISA ADVANTAGES

- Greater innovation via free-market competition
  - From many core designers, closed-source and open-source
- Shared open-core designs
  - Shorter time to market, lower cost from reuse, fewer errors given more eyeballs, transparency makes it difficult for government agencies to add secret trap doors
- Processors becoming affordable for more devices
  - Help expand the Internet of Things (IoTs), which could cost as little as \$1
- Software stack survive for long time
- Make architectural research and education more real
  - Fully open hardware and software stacks





### **RISC-V ISAS**

- Three base integer ISAs, one per address width
  - □ RV32I, RV64I, RV128I
  - RV32I: Only 40 instructions defined
  - RV32E: Reduced version of RV32I with 16 registers for embedded systems
- Standard extensions
- Standard RISC encoding in a fixed 32-bit instruction format
- C extension offers shorter 16-bit versions of common 32-bit RISC-V instructions (can be intermixed with 32-bit

instructions)

| Name | Extension                 |
|------|---------------------------|
| М    | Integer Multiply/Divide   |
| А    | Atomic Instructions       |
| F    | Single-precision FP       |
| D    | Double-precision FP       |
| G    | General-purpose (= IMAFD) |
| Q    | Quad-precision FP         |
| С    | Compressed Instructions   |





### **RISC-V ISA**

The RISC V "Green Card"

| Free                   | &    | Open                 | マルシロ                  | -           | Reference                     | Card ①              |
|------------------------|------|----------------------|-----------------------|-------------|-------------------------------|---------------------|
| Base Integer           | Inst | tructions: RV32I, RV | 64I, and RV128I       | $\neg \neg$ | RV Privileged                 | Instructions        |
| Category Name          | Fmt  | RV32I Base           | +RV{64,128}           | $\neg$      | Category Name                 | RV mnemonic         |
| Loads Load Byte        | I    | LB rd,rs1,imm        |                       | $\neg$      | CSR Access Atomic R/W         | CSRRW rd,csr,rsl    |
| Load Halfword          | I    | LH rd,rs1,imm        |                       |             | Atomic Read & Set Bit         | CSRRS rd,csr,rs1    |
| Load Word              | I    | LW rd,rs1,imm        | L{D Q} rd,rs1,in      | m           | Atomic Read & Clear Bit       | CSRRC rd,csr,rs1    |
| Load Byte Unsigned     | I    | LBU rd,rs1,imm       |                       |             | Atomic R/W Imm                | CSRRWI rd,csr,imm   |
| Load Half Unsigned     |      | LHU rd,rs1,imm       | L{W D}U rd,rs1,in     | mm          | Atomic Read & Set Bit Imm     | CSRRSI rd,csr,imm   |
| Stores Store Byte      |      | SB rs1,rs2,imm       |                       |             | Atomic Read & Clear Bit Imm   |                     |
| Store Halfword         |      | SH rs1,rs2,imm       |                       |             | Change Level Env. Call        |                     |
| Store Word             | S    | SW rs1,rs2,imm       | S{D O} rs1,rs2,:      | imm         | Environment Breakpoint        | EBREAK              |
| Shifts Shift Left      | R    | SLL rd,rs1,rs2       | SLL{W D} rd,rs1,rs    | 52          | Environment Return            | ERET                |
| Shift Left Immediate   | I    | SLLI rd,rs1,shamt    | SLLI{W D} rd,rs1,s1   | hamt        | Trap Redirect to Superviso    | MRTS                |
| Shift Right            | R    | SRL rd,rs1,rs2       | SRL{W D} rd,rs1,rs    | 52          | Redirect Trap to Hypervisor   | MRTH                |
| Shift Right Immediate  | I    | SRLI rd,rs1,shamt    | SRLI{W D} rd,rs1,s1   | hamt        | Hypervisor Trap to Supervisor | HRTS                |
| Shift Right Arithmetic | R    | SRA rd,rs1,rs2       | SRA{W D} rd,rs1,rs    | 52          | Interrupt Wait for Interrup   | WFI                 |
| Shift Right Arith Imm  |      | SRAI rd,rs1,shamt    | SRAI{W D} rd,rs1,s1   | hamt        | MMU Supervisor FENCE          | SFENCE.VM rsl       |
| Arithmetic ADD         |      | ADD rd,rs1,rs2       | ADD{W D} rd,rs1,rs    | 52          |                               |                     |
| ADD Immediate          |      | ADDI rd,rs1,imm      | ADDI{W D} rd,rs1,in   | m           |                               |                     |
| SUBtract               | R    | SUB rd,rs1,rs2       | SUB{W D} rd,rs1,rs    | 52          |                               |                     |
| Load Upper Imm         | U    | LUI rd,imm           | Optional Comp         | res         | sed (16-bit) Instruction      | n Extension: RVC    |
| Add Upper Imm to PC    | U    | AUIPC rd,imm         | Category Name         | Fmt         | RVC                           | RVI equivalent      |
| Logical XOR            | R    | XOR rd,rs1,rs2       | Loads Load Word       | CL          | C.LW rd',rsl',imm             | LW rd',rsl',imm*4   |
| XOR Immediate          | I    | XORI rd,rs1,imm      | Load Word SP          | CI          | C.LWSP rd,imm                 | LW rd,sp,imm*4      |
| OR                     | R    | OR rd,rs1,rs2        | Load Double           | CL          | C.LD rd',rsl',imm             | LD rd',rsl',imm*8   |
| OR Immediate           | I    | ORI rd,rs1,imm       | Load Double SP        | CI          | C.LDSP rd,imm                 | LD rd,sp,imm*8      |
| AND                    | R    | AND rd,rs1,rs2       | Load Quad             | CL          | C.LO rd',rsl',imm             | LO rd',rsl',imm*16  |
| AND Immediate          | I    | ANDI rd,rsl,imm      | Load Quad SP          | CI          | C.LQSP rd,imm                 | LQ rd,sp,imm*16     |
| Compare Set <          | R    | SLT rd,rs1,rs2       | Stores Store Word     | CS          | C.SW rsl',rs2',imm            | SW rs1',rs2',imm*4  |
| Set < Immediate        | I    | SLTI rd,rs1,imm      | Store Word SP         | CSS         | C.SWSP rs2,imm                | SW rs2,sp,imm*4     |
| Set < Unsigned         | R    | SLTU rd,rs1,rs2      | Store Double          | CS          | C.SD rsl',rs2',imm            | SD rs1',rs2',imm*8  |
| Set < Imm Unsigned     | I    | SLTIU rd,rs1,imm     | Store Double SP       | CSS         | C.SDSP rs2,imm                | SD rs2,sp,imm*8     |
| Branches Branch =      | SB   | BEO rsl,rs2,imm      | Store Quad            | CS          | C.SO rs1',rs2',imm            | SO rs1',rs2',imm*16 |
| Branch ≠               | SB   | BNE rs1,rs2,imm      |                       |             | C.SOSP rs2,imm                | SO rs2,sp,imm*16    |
| Branch <               | SB   | BLT rs1,rs2,imm      | Arithmetic ADD        | CR          | C.ADD rd,rsl                  | ADD rd,rd,rsl       |
| Branch ≥               | SB   | BGE rs1,rs2,imm      | ADD Word              | CR          | C.ADDW rd,rsl                 | ADDW rd,rd,imm      |
| Branch < Unsigned      | SB   | BLTU rs1,rs2,imm     | ADD Immediate         | CI          | C.ADDI rd,imm                 | ADDI rd,rd,imm      |
| Branch ≥ Unsigned      | SB   | BGEU rs1,rs2,imm     | ADD Word Imm          | CI          | C.ADDIW rd,imm                | ADDIW rd,rd,imm     |
| Jump & Link J&L        |      | JAL rd,imm           | ADD SP Imm * 16       | CI          | C.ADDI16SP x0,imm             | ADDI sp,sp,imm*16   |
| Jump & Link Register   |      | JALR rd,rs1,imm      | ADD SP Imm * 4        | CIW         | C.ADDI4SPN rd',imm            | ADDI rd',sp,imm*4   |
| Synch Synch thread     |      | FENCE                | Load Immediate        | CI          | C.LI rd,imm                   | ADDI rd,x0,imm      |
| Synch Instr & Data     | I    | FENCE.I              | Load Upper Imm        | CI          | C.LUI rd,imm                  | LUI rd,imm          |
| System System CALL     | I    | SCALL                | MoVe                  |             | C.MV rd,rsl                   | ADD rd,rsl,x0       |
| System BREAK           |      | SBREAK               | SUB                   |             | C.SUB rd,rsl                  | SUB rd,rd,rsl       |
| Counters ReaD CYCLE    |      | RDCYCLE rd           | Shifts Shift Left Imm |             | C.SLLI rd,imm                 | SLLI rd,rd,imm      |
| ReaD CYCLE upper Half  |      | RDCYCLEH rd          | Branches Branch=0     |             | C.BEQZ rsl',imm               | BEQ rsl',x0,imm     |
| ReaD TIME              |      | RDTIME rd            | Branch≠0              |             | C.BNEZ rsl',imm               | BNE rsl',x0,imm     |
| ReaD TIME upper Half   |      | RDTIMEH rd           | Jump Jump             |             | C.J imm                       | JAL x0,imm          |
| ReaD INSTR RETired     |      | RDINSTRET rd         | Jump Register         |             | C.JR rd,rsl                   | JALR x0,rs1,0       |
| ReaD INSTR upper Half  | 1    | RDINSTRETH rd        | Jump & Link J&L       | CJ          | C.JAL imm                     | JAL ra,imm          |

System Env. BREAK
32-bit Instruction Formats

|    | 31 3    | 30       | 25 24   | 21     | 20     | 19  | 15 1  | 4 12   | 11 8    | T       | 6    | 0  |
|----|---------|----------|---------|--------|--------|-----|-------|--------|---------|---------|------|----|
| R  | fur     | ict7     |         | rs2    |        | rs1 |       | funct3 | r       | i       | opoo | de |
| I  |         | imn      | ı[11:0] |        |        | rsl |       | funct3 | I       | 1       | opoo | de |
| s  | imm     | [11:5]   |         | rs2    |        | rsl |       | funct3 | imm     | [4:0]   | opoo | de |
| SB | imm[12] | imm[10:5 |         | rs2    |        | rs1 |       | funct3 | imm 4:1 | imm[11] | opeo | de |
| U  |         |          | in      | ım[31: | 12]    |     |       |        | r       | 1       | opoo | de |
| UJ | imm[20] | ima      | ı[10:1] | iı     | mm[11] | im  | m[19: | 12]    | I       | 1       | opco | de |

| 16-bit (RVC) Instruction Formats |          |     |       |       |     |       |       |    |    |    |  |
|----------------------------------|----------|-----|-------|-------|-----|-------|-------|----|----|----|--|
|                                  | 15 14 13 | 12  | 11 10 | 9 8 7 | 6 5 | 4     | 3     | 2  | 1  | 0  |  |
| ĺ                                | func     | t4  | 10    | i/rsl |     | rs2   |       |    | op |    |  |
| ŀ                                | funct3   | imm | rc    | i/rs1 |     | imm   |       |    |    |    |  |
| ļ                                | funct3   |     | imm   |       |     | rs2   |       |    |    |    |  |
| I                                | funct3   |     | i     | mm    |     | rd'   |       |    | op | ρ  |  |
|                                  | funct3   | im  | m     | rs1'  | imm |       | rd'   |    |    | op |  |
|                                  | funct3   | im  | m     | rs1'  | imm |       | rs2'  |    |    | р  |  |
|                                  | funct3   | off | set   | rs1'  |     | offse | ffset |    |    | р  |  |
|                                  | funct3   |     |       | get   |     |       |       | op | ρ  |    |  |

RISC-V Integer Base (RV32I/64V128I), privileged, and optional compressed extension (RVC). Registers x1-x31 and the pc are 32 bits wide in RV32I, 64 in RV64I, and 128 in RV128I (x0=0). RV64V128I add 10 instructions for the wider formats. The RVI base of <50 classic integer RISC instructions is required. Every 16-bit RVC instruction matches an existing 32-bit RVI instruction. See risc.org.

Jump & Link Register

CR



### **RISC-V ISA**

\* RV32I Base ISA

| 31 | 27                    | 26  | 25   | 24 | 20  | 19  | 15  | 14  | 12   | 11      | 7      | 6    | 0      |        |
|----|-----------------------|-----|------|----|-----|-----|-----|-----|------|---------|--------|------|--------|--------|
|    | funct7                |     | П    |    | rs2 | 1   | rsl | fun | ct3  | I       | d      | opco | ode    | R-type |
|    | in                    | nm[ | 11:0 | 0] |     | 1   | rsl | fun | ct3  | I       | d      | opco | ode    | I-type |
|    | imm[11:5              | 6]  |      |    | rs2 | 1   | rsl | fun | ct3  | imn     | 1[4:0] | opco | ode    | S-type |
| ir | imm[12 10:5] rs2      |     |      |    | 1   | rsl | fun | ct3 | imm[ | 4:1[11] | opco   | ode  | B-type |        |
|    | imm[31:12]            |     |      |    |     |     |     |     | I    | d       | opco   | ode  | U-type |        |
|    | imm[20 10:1 11 19:12] |     |      |    |     |     |     |     | I    | d       | opco   | ode  | J-type |        |

| RV32I Base Instruction Set |             |           |       |     |             |         |         |  |  |  |
|----------------------------|-------------|-----------|-------|-----|-------------|---------|---------|--|--|--|
|                            | im          | m[31:12]  |       |     | rd          | 0110111 | LUI     |  |  |  |
|                            | im          | m[31:12]  |       |     | rd          | 0010111 | AUIPC   |  |  |  |
| iı                         | nm[20]      | 10:1 11 1 | 9:12] |     | rd          | 1101111 | JAL     |  |  |  |
| imm[1                      | 1:0]        |           | rsl   | 000 | rd          | 1100111 | JALR    |  |  |  |
| imm[12 10:5]               |             | rs2       | rsl   | 000 | imm[4:1 11] | 1100011 | BEQ     |  |  |  |
| imm[12 10:5]               |             | rs2       | rsl   | 001 | imm[4:1 11] | 1100011 | BNE     |  |  |  |
| imm[12 10:5]               |             | rs2       | rs1   | 100 | imm[4:1 11] | 1100011 | BLT     |  |  |  |
| imm[12 10:5]               |             | rs2       | rsl   | 101 | imm[4:1 11] | 1100011 | BGE     |  |  |  |
| imm[12 10:5]               |             | rs2       | rs1   | 110 | imm[4:1 11] | 1100011 | BLTU    |  |  |  |
| imm[12 10:5]               |             | rs2       | rs1   | 111 | imm[4:1 11] | 1100011 | BGEU    |  |  |  |
| imm[1                      | 1:0]        |           | rsl   | 000 | rd          | 0000011 | LB      |  |  |  |
| imm[1                      | 1:0]        |           | rsl   | 001 | rd          | 0000011 | LH      |  |  |  |
| imm[1                      | 1:0]        |           | rsl   | 010 | rd          | 0000011 | LW      |  |  |  |
| imm[1                      | 1:0]        |           | rsl   | 100 | rd          | 0000011 | LBU     |  |  |  |
| imm[1                      | 1:0]        |           | rsl   | 101 | rd          | 0000011 | LHU     |  |  |  |
| imm[11:5]                  |             | rs2       | rsl   | 000 | imm[4:0]    | 0100011 | SB      |  |  |  |
| imm[11:5]                  |             | rs2       | rs1   | 001 | imm[4:0]    | 0100011 | SH      |  |  |  |
| imm[11:5]                  |             | rs2       | rsl   | 010 | imm[4:0]    | 0100011 | SW      |  |  |  |
| imm[1                      | 1:0]        |           | rsl   | 000 | rd          | 0010011 | ADDI    |  |  |  |
| imm[1                      | 1:0]        |           | rsl   | 010 | rd          | 0010011 | SLTI    |  |  |  |
| imm[1                      | 1:0]        |           | rsl   | 011 | rd          | 0010011 | SLTIU   |  |  |  |
| imm[1                      | 1:0]        |           | rs1   | 100 | rd          | 0010011 | XORI    |  |  |  |
| imm[1                      | 1:0]        |           | rsl   | 110 | rd          | 0010011 | ORI     |  |  |  |
| imm[1                      | 1:0]        |           | rsl   | 111 | rd          | 0010011 | ANDI    |  |  |  |
| 0000000                    |             | hamt      | rsl   | 001 | rd          | 0010011 | SLLI    |  |  |  |
| 0000000                    | _           | hamt      | rsl   | 101 | rd          | 0010011 | SRLI    |  |  |  |
| 0100000                    | S           | hamt      | rsl   | 101 | rd          | 0010011 | SRAI    |  |  |  |
| 0000000                    |             | rs2       | rsl   | 000 | rd          | 0110011 | ADD     |  |  |  |
| 0100000                    |             | rs2       | rsl   | 000 | rd          | 0110011 | SUB     |  |  |  |
| 0000000                    |             | rs2       | rsl   | 001 | rd          | 0110011 | SLL     |  |  |  |
| 0000000                    |             | rs2       | rsl   | 010 | rd          | 0110011 | SLT     |  |  |  |
| 0000000                    |             | rs2       | rsl   | 011 | rd          | 0110011 | SLTU    |  |  |  |
| 0000000                    |             | rs2       | rsl   | 100 | rd          | 0110011 | XOR     |  |  |  |
| 0000000                    |             | rs2       | rsl   | 101 | rd          | 0110011 | SRL     |  |  |  |
| 0100000                    |             | rs2       | rsl   | 101 | rd          | 0110011 | SRA     |  |  |  |
| 0000000                    |             | rs2       | rsl   | 110 | rd          | 0110011 | OR      |  |  |  |
| 0000000                    | <u> </u>    | rs2       | rsl   | 111 | rd          | 0110011 | AND     |  |  |  |
|                            | red         | succ      | 00000 | 000 | 00000       | 0001111 | FENCE   |  |  |  |
|                            | 000         | 0000      | 00000 | 001 | 00000       | 0001111 | FENCE.I |  |  |  |
| 0000000                    |             |           | 00000 | 000 | 00000       | 1110011 | ECALL   |  |  |  |
|                            | 00000000001 |           |       |     | 00000       | 1110011 | EBREAK  |  |  |  |
|                            | csr         |           |       |     | rd          | 1110011 | CSRRW   |  |  |  |
|                            | csr         |           |       |     | rd          | 1110011 | CSRRS   |  |  |  |
|                            | csr         |           |       |     | rd          | 1110011 | CSRRC   |  |  |  |
|                            | CST         |           |       |     | rd          | 1110011 | CSRRWI  |  |  |  |
| CSI                        |             |           | zimm  | 110 | rd          | 1110011 | CSRRSI  |  |  |  |
| CSI                        |             |           | zimm  | 111 | rd          | 1110011 | CSRRCI  |  |  |  |



### **RISC-V REGISTERS**

- Hardware uses registers for variables
- Registers are:
  - Small memories of a fixed size (32-bit in RV32I)
  - Can be read or written
  - Limited in number (32 registers in RISC V)
  - Very fast and low power to access







### **RISC-V REGISTERS**

- Program counter (pc)
- 32 integer registers (x0-x31)
  - x0 always contains a 0
  - x1 to hold the return address on a call
- 32 floating-point (FP) registers (f0-f31)
  - □ Each can contain a single- or double-precision FP value (32-bit or 64-bit IEEE FP)
  - Is an extension
- FP status register (fsr), used for FP rounding mode and exception reporting

| XLEN-1     | 0  | FLEN-1 |      | 0 |
|------------|----|--------|------|---|
| x0 / zer   | ro |        | fO   |   |
| x1         |    |        | f1   |   |
| x2         |    |        | f2   |   |
| х3         |    |        | f3   |   |
| x4         |    |        | f4   |   |
| <b>x</b> 5 |    |        | f5   |   |
| x6         |    |        | f6   |   |
| x7         |    |        | f7   |   |
| x8         |    |        | f8   |   |
| x9         |    |        | f9   |   |
| x10        |    |        | f10  |   |
| x11        |    |        | f11  |   |
| x12        |    |        | f12  |   |
| x13        |    |        | f13  |   |
| x14        |    |        | f14  |   |
| x15        |    |        | f15  |   |
| x16        |    |        | f16  |   |
| x17        |    |        | f17  |   |
| x18        |    |        | f18  |   |
| x19        |    |        | f19  |   |
| x20        |    |        | f20  |   |
| x21        |    |        | f21  |   |
| x22        |    |        | f22  |   |
| x23        |    |        | f23  |   |
| x24        |    |        | f24  |   |
| x25        |    |        | f25  |   |
| x26        |    |        | f26  |   |
| x27        |    |        | f27  |   |
| x28        |    |        | f28  |   |
| x29        |    |        | f29  |   |
| x30        |    |        | f30  |   |
| x31        |    |        | f31  |   |
| XLEN       |    |        | FLEN |   |
| XLEN-1     | 0  | 31     |      | 0 |
| pc         |    |        | fcsr |   |
| XLEN       |    |        | 32   |   |





### **RISC-V REGISTERS**

### Registers description

| #          | Name  | Usage                          |
|------------|-------|--------------------------------|
| x0         | zero  | Hard-wired zero                |
| x1         | ra    | Return address                 |
| x2         | sp    | Stack pointer                  |
| х3         | gp    | Global pointer                 |
| x4         | tp    | Thread pointer                 |
| x5         | t0    | Temporaries                    |
| х6         | t1    | (Caller-save registers)        |
| <b>x</b> 7 | t2    |                                |
| x8         | s0/fp | Saved register / Frame pointer |
| x9         | s1    | Saved register                 |
| x10        | a0    | Function arguments /           |
| x11        | a1    | Return values                  |
| x12        | a2    | Function arguments             |
| x13        | a3    |                                |
| x14        | a4    |                                |
| x15        | a5    |                                |

| #   | Name | Usage                   |
|-----|------|-------------------------|
| x16 | a6   | Function arguments      |
| x17 | a7   |                         |
| x18 | s2   | Saved registers         |
| x19 | s3   | (Callee-save registers) |
| x20 | s4   |                         |
| x21 | s5   |                         |
| x22 | s6   |                         |
| x23 | s7   |                         |
| x24 | s8   |                         |
| x25 | s9   |                         |
| x26 | s10  |                         |
| x27 | s11  |                         |
| x28 | t3   | Temporaries             |
| x29 | t4   | (Caller-save registers) |
| x30 | t5   |                         |
| x31 | t6   |                         |
|     | рс   | Program counter         |



### **RISC-V DATA TYPES**

- Integer data of 1, 2, 4, or 8 bytes
  - Data values
  - Addresses (untyped pointers)
- Floating point data of 4 or 8 bytes (with F or D extension)
- No aggregated types such as arrays or structures
  - Just contiguously allocated bytes in memory







### RISC-V INSTRUCTION ENCODING

- ❖ 16, 32, 48, 64 ... bits length encoding
- Base instruction set (RV32) always has fixed 32-bit instructions lowest two bits = 112
- All branches and jumps have targets at 16-bit granularity (even in base ISA where all instructions are fixed 32 bits)



Byte Address:

base+4

base+2

base



### RISC-V INSTRUCTION ENCODING

- By convention, RISC-V instructions are each
  - $\square$  1 word = 4 bytes = 32 bits

31

- Divide the 32 bits of instruction into "fields"
  - $\square$  Regular field sizes  $\rightarrow$  simpler hardware
  - Will need some variation
- Define 6 types of instruction formats:
  - R-Format
  - I-Format
  - □ S-Format
  - U-Format
  - SB-Format
  - UJ-Format





### THE 6 INSTRUCTION FORMATS

- R-Format: instructions using 3 register inputs
  - □ Eg. add, xor, mul, arithmetic/logical ops
- I-Format: instructions with immediates, loads
  - □ Eg. addi, lw, jalr, slli
- S-Format: store instructions
  - □ Eg. sw, sb
- SB-Format: branch instructions
  - □ Eg. beq, bge
- U-Format: instructions with upper immediates
  - □ Eg. lui, auipc
  - upper immediate is 20-bits
- UJ-Format: the jump instruction
  - 🗆 Eg. jal





## 4 CORE RISC-V INSTRUCTION FORMATS

- Aligned on a four-byte boundary in memory
- Sign bit of immediates always on bit 31 of instruction
- Register fields never move





### **6 RISC-V INSTRUCTION FORMATS**

#### Variants







### **IMMEDIATE ENCODING VARIANTS**

- Immediate produced by each base instruction format
  - Instruction bit (inst[y])

| 31       | 30     | 20           | 19 1        | 2 | 11       | 10         | 5      | 4     | 1      | 0        |             |
|----------|--------|--------------|-------------|---|----------|------------|--------|-------|--------|----------|-------------|
|          |        | inst[3       | <u> </u>    |   |          | inst[30    | 0:25]  | inst[ | 24:21] | inst[20] | I-immediate |
|          |        |              |             |   |          |            |        |       |        |          | '           |
|          |        | inst[3]      | <u> </u>    |   |          | inst[30    | 0:25]  | inst  | [11:8] | inst[7]  | S-immediate |
|          |        |              |             |   |          |            |        |       |        |          |             |
|          |        | inst[31] $-$ | -           |   | inst[7]  | inst[30    | 0:25]  | inst  | [11:8] | 0        | B-immediate |
|          |        |              |             |   |          |            |        |       |        |          |             |
| inst[31] | j      | inst[30:20]  | inst[19:12] |   |          |            | — (    | ) —   |        |          | U-immediate |
|          |        |              |             |   |          |            |        |       |        |          |             |
| _        | – inst | [31] —       | inst[19:12] | i | inst[20] | $\inf[30]$ | 0.025] | inst[ | 24:21] | 0        | J-immediate |





- Define "fields" of the following number of bits each:
  - $\Box$  7 + 5 + 5 + 3 + 5 + 7 = 32



Each field has a name:



- Each field is viewed as its own unsigned int
  - 5-bit fields can represent any number 0-31, while 7-bit fields can represent any number 0-128, etc







- opcode (7): partially specifies operation
- funct7+funct3 (10): combined with opcode, these two fields describe what operation to perform
- rs1 (5): 1st operand ("source register 1")
- rs2 (5): 2nd operand (second source register)
- rd (5): "destination register" receives the result of the computation
- Recall: RISCV has 32 registers
  - □ A 5-bit field can represent exactly 25 = 32 things (interpret as the register numbers x0-x31)





- R-Format example
  - □ RISC V Instructions: add x5, x6, x7
  - Field representation (decimal):



Field representation (binary):



- Hex representation: 0x 0073 02B3
- Decimal representation: 7,537,331
  - Called a Machine Language Instruction





#### All RV32 R-Format instructions

| 0000000 | rs2 | rs1 | 000 | $\operatorname{rd}$ | 0110011 | ADD  |
|---------|-----|-----|-----|---------------------|---------|------|
| 0100000 | rs2 | rs1 | 000 | $\operatorname{rd}$ | 0110011 | SUB  |
| 0000000 | rs2 | rs1 | 001 | $^{\mathrm{rd}}$    | 0110011 | SLL  |
| 0000000 | rs2 | rs1 | 010 | $\operatorname{rd}$ | 0110011 | SLT  |
| 0000000 | rs2 | rs1 | 011 | $^{\mathrm{rd}}$    | 0110011 | SLTU |
| 0000000 | rs2 | rs1 | 100 | $^{\mathrm{rd}}$    | 0110011 | XOR  |
| 0000000 | rs2 | rs1 | 101 | $\operatorname{rd}$ | 0110011 | SRL  |
| 0100000 | rs2 | rs1 | 101 | $\operatorname{rd}$ | 0110011 | SRA  |
| 0000000 | rs2 | rs1 | 110 | $^{\mathrm{rd}}$    | 0110011 | OR   |
| 0000000 | rs2 | rs1 | 111 | $\operatorname{rd}$ | 0110011 | AND  |
|         | 9   |     |     | ·                   | 8       | 16   |

Different encoding in funct7 + funct3 selects different operations





- What about instructions with immediates?
  - □ 5-bit field too small for most immediates
- Ideally, RISCV would have only one instruction format (for simplicity)
  - Unfortunately here we need to compromise
- Define new instruction format that is mostly consistent with R-Format
  - First notice that, if instruction has immediate, then it uses at most 2 registers (1 src, 1 dst)





- Define "fields" of the following number of bits each:
  - $\square$  12 + 5 + 3 + 5 + 7 = 32 bits



Field names:



- \* Key Concept: Only imm field is different from R-format:
  - rs2 and funct7 replaced by 12-bit signed immediate, imm[11:0]







- opcode (7): uniquely specifies the instruction
- rs1 (5): specifies a register operand
- rd (5): specifies destination register that receives the result of the computation
- immediate (12): 12-bit number
  - All computations are done in words, so 12-bit immediate must be extended to 32-bits
  - Always sign-extended to 32-bits before use in an arithmetic operation
  - Can represent 2<sup>12</sup> different immediates
  - □ imm[11:0] can hold values in range [-2<sup>11</sup>, +2<sup>11</sup>]





- I-Format example
  - □ RISCV Instruction: addi x15, x1, -50
  - □ Field representation (binary):



- Hex representation: 0xFCE0 8793
- Decimal representation: 4,242,573,203





#### All RV32 I-Format instructions

| imm[11:0        | 0]     | rs1 | 000 | rd | 0010011 | ADDI  |
|-----------------|--------|-----|-----|----|---------|-------|
| imm[11:0        | 0]     | rs1 | 010 | rd | 0010011 | SLTI  |
| imm[11:0        | 0]     | rs1 | 011 | rd | 0010011 | SLTIU |
| imm[11:0        | 0]     | rs1 | 100 | rd | 0010011 | XORI  |
| imm[11:0        | 0]     | rs1 | 110 | rd | 0010011 | ORI   |
| imm[11:0        | 0]     | rs1 | 111 | rd | 0010011 | ANDI  |
| 0000000         | shamt  | rs1 | 001 | rd | 0010011 | SLLI  |
| 0000000         | shamt  | rs1 | 101 | rd | 0010011 | SRLI  |
| <b>(0</b> 00000 | shamt_ | rs1 | 101 | rd | 0010011 | SRAI  |
| W               |        |     |     | -  |         |       |

One of the higher-order immediate bits is used to distinguish "shift right logical" (SRLI) from "shift right arithmetic" (SRAI) "Shift-by-immediate" instructions only use lower 5 bits of the immediate value for shift amount (can only shift by 0-31 bit positions)





### **MEMORY OPERANDS**

- RISC V uses byte addressing which means that each word requires 4 bytes
- When addressing consecutive words, memory address increments by 4







# MEMORY OPERANDS (LITTLE VS BIG ENDIAN)

- Little Endian Byte Order:
  - The LSB of the data is placed at the byte with the lowest address
- Big Endian Byte Order:
  - The MSB of the data is placed at the byte with the lowest address
- RISC V is Little Endian





# MEMORY OPERANDS (LITTLE VS BIG ENDIAN)

- Little Endian example
  - Data: 0x33221100







# MEMORY OPERANDS (LITTLE VS BIG ENDIAN)

- Little Endian example
  - Data: 0x33221100







### I-FORMAT (LOAD) INSTRUCTIONS

Load instructions are also I-Format



- The 12-bit signed immediate is added to the base address in register rs1 to form the memory address
  - This is very similar to the add-immediate operation but used to create address, not to create the final result
- Value loaded from memory is stored in rd





# I-FORMAT (LOAD) INSTRUCTIONS

- I-Format (Load) instruction Example
  - $\square$  RISC V instruction: Iw x14, 8(x2)







# I-FORMAT (LOAD) INSTRUCTIONS

All RV32 I-Format (Load) instruction

| imm[11:0] | rs1 | 000 | rd   | 0000011 | LB  |
|-----------|-----|-----|------|---------|-----|
| imm[11:0] | rs1 | 001 | rd   | 0000011 | LH  |
| imm[11:0] | rs1 | 010 | rd   | 0000011 | LW  |
| imm[11:0] | rs1 | 100 | rd   | 0000011 | LBU |
| imm[11:0] | rs1 | 101 | rd   | 0000011 | LHU |
| . []      |     |     | . [] |         | 7 ~ |

funct3 field encodes size and signedness of load data

- LBU is "load unsigned byte"
- LH is "load halfword", which loads 16 bits (2 bytes) and signextends to fill the destination 32-bit register
- LHU is "load unsigned halfword", which zero-extends 16 bits to fill the destination 32-bit register
- There is no LWU in RV32, because there is no sign/zero extension needed when copying 32 bits from a memory location into a 32-bit register





- Store needs to read two registers, rs1 for base memory address, and rs2 for data to be stored, as well as needs immediate offset
- Can't have both rs2 and immediate in the same place as other instructions
- Note: stores don't write a value to the register file, no rd
- RISC-V design decision is to move low 5 bits of immediate to where rd field was in other instructions – keep rs1/rs2 fields in same place
  - Register names more critical than immediate bits in hardware design







- S-Format instruction example
  - $\square$  RISC V instruction: sw x14, 8(x2)







#### All RV32 S-Format instruction

| 1 |           |       | 1   | 1   | 1        | I .     | 1        |
|---|-----------|-------|-----|-----|----------|---------|----------|
|   | imm[11:5] | rs2   | rs1 | 000 | imm[4:0] | 0100011 | SI       |
|   | imm[11:5] | rs2   | rs1 | 001 | imm[4:0] | 0100011 | SI       |
|   | imm[11:5] | rs2   | rs1 | 010 | imm[4:0] | 0100011 | S        |
|   |           | ***** |     |     | 1        | 1       | <b>—</b> |





- Branching instructions
  - beq, bne, bge, blt
    - Need to specify an address to go to
    - Also take two registers to compare
    - Doesn't write into a register (similar to stores)
- Branches typically used for loops (if-else, while, for)
  - Loops are generally small (< 50 instructions)</li>
- Recall: Instructions stored in a localized area of memory (Code/Text)
  - Largest branch distance limited by the size of the code
  - Address of current instruction stored in the program counter (PC)





- Branch Calculation
  - If we do not take the branch:
    - PC = PC + 4 = next instruction
  - If we do take the branch:
    - PC = PC + (immediate \* 4)
- Observations:
  - Immediate is number of instructions to move (specifies words)
     either forward (+) or backwards (-)





- SB-format is mostly the same as S-Format, with two register sources (rs1/rs2) and a 12-bit immediate
- The 12 immediate bits encode even 13-bit signed byte offsets (the lowest bit of offset is always zero, so no need to store it)







- SB-Format instruction example
  - RISC V instructions

```
Loop: beq x19,x10,End
add x18,x18,x10
addi x19,x19,-1
j Loop
End: <target instr>
```

Start counting from instruction AFTER the branch

- Branch offset = 4x32-bit instructions = 16 bytes
- (Branch with offset of 0, branches to itself)





- SB-Format instruction example
  - RISC V instructions

```
Loop: beq x19,x10,End
add x18,x18,x10
addi x19,x19,-1
j Loop
End: <target instr>
```







- SB-Format instruction example
  - RISC V instructions





#### All RISC V SB-Format instructions

| BEQ  | 1100011 | imm[4:1 11] | 000 | rs1 | rs2 | imm[12 10:5] |
|------|---------|-------------|-----|-----|-----|--------------|
| BNE  | 1100011 | imm[4:1 11] | 001 | rs1 | rs2 | imm[12 10:5] |
| BLT  | 1100011 | imm[4:1 11] | 100 | rs1 | rs2 | imm[12 10:5] |
| BGE  | 1100011 | imm[4:1 11] | 101 | rs1 | rs2 | imm[12 10:5] |
| BLTU | 1100011 | imm[4:1 11] | 110 | rs1 | rs2 | imm[12 10:5] |
| BGEU | 1100011 | imm[4:1 11] | 111 | rs1 | rs2 | imm[12 10:5] |
|      |         | -           | 1   | 1   | •   |              |





- Dealing with large immediates
  - □ How do we deal with 32-bit immediates?
    - Our I-type instructions only give us 12 bits
  - Solution: Need a new instruction format for dealing with the rest of the 20 bits
  - ☐ This instruction should deal with:
    - A destination register to put the 20 bits into
    - The immediate of 20 bits
    - The instruction opcode





- Has 20-bit immediate in upper 20 bits of 32-bit instruction word
- One destination register, rd
- Used for two instructions
  - □ LUI Load Upper Immediate
  - AUIPC Add Upper Immediate to PC







- LUI is used to create long immediates
- Iui writes the upper 20 bits of the destination with the immediate value, and clears the lower 12 bits
- Together with an addi to set low 12 bits, can create any 32bit value in a register using two instructions (lui/addi)

```
lui x10, 0x87654 # x10 = 0x87654000 addi x10, x10, 0x321 # x10 = 0x87654321
```





How to set 0xDEADBEEF

```
lui x10, 0xDEADB #x10 = 0xDEADB000
addi x10, x10,0xEEF #x10 = 0xDEADAEEF
```

- addi 12-bit immediate is always sign-extended
- If top bit of the 12-bit immediate is a 1, it will subtract -1 from upper 20 bits





How to set 0xDEADBEEF

```
lui x10, 0xDEADC # x10 = 0xDEADC000 addi x10, x10, 0xEEF # x10 = 0xDEADBEEF
```

Pre-increment value placed in upper 20 bits, if sign bit will be set on immediate in lower 12 bits





- **\*** C:
  - $\Box$  a = b + c (a -> x1, b -> x2, c -> x3)
- \* RISC V:
  - □ add x1, x2, x3
- **\*** C:
  - $\Box$  d = e f (d -> x3, e -> x4, f -> x5)
- \* RISC V:
  - □ sub x3, x4, x5





- **\*** C:
  - $\Box$  a = b + c + d e
- \* RISC V:
  - $\Box$  add x10, x1, x2 # a\_temp = b + c
  - $\square$  add x10, x10, x3 # a\_temp = a\_temp + d
  - $\square$  sub x10, x10, x4 # a = a\_temp e





- **\*** C:
  - $\Box$  f = g 10 (x3 -> f, x4 -> g)
- \* RISC V:
  - □ addi x3, x4, -10
- **\*** C:
  - $\Box$  f = g (x3 -> f, x4 -> g)
- \* RISC V:
  - □ add x3, x4, x0





- **\*** C:
  - $\square$  int A[100]; (x13 -> base register, pointer to A[0])
  - $\Box$  g = h + A[3];
- \* RISC V:
  - $\square$  lw x10,12(x13) # Reg x10 gets A[3]
  - $\square$  add x11,x12,x10 # g = h + A[3]





- **\*** C:
  - $\square$  int A[100]; (x13 -> base register, pointer to A[0])
  - $\Box$  A[10] = h + A[3]; (h -> x12)
- \* RISC V
  - $\square$  lw x10,12(x13) # Temp reg x10 gets A[3]
  - $\square$  add x10,x12,x10 # Temp reg x10 gets h + A[3]
  - $\square$  sw x10,40(x13) # A[10] = h + A[3]





#### **\*** C:

- Int8\_t A[4]
- $\Box$  a = 0x3f5
- $\Box$  A[0] = a[0]
- $\Box$  A[1] = a[1]
- $\Box$  A[2] = a[2]
- $\Box$  b = A[2]

#### \* RISC V

- □ addi x11, x0, 0x3f5
- $\Box$  sb x11, 0(x5)
- $\Box$  sb x11, 1(x5)
- $\Box$  sb x11, 2(x5)
- □ lb x12, 1(x5)





- **\*** C:
  - if (i == j) (i -> x13, j -> x14)f = g + h (f -> x10, g -> x11, h -> x12)
- \* RISC V
  - □ bne x13, x14, Exit
  - □ add x10, x11, x12
  - ☐ Exit:





#### **\*** C:

```
if (i == j) (i -> x13, j -> x14)

f = g + h (f -> x10, g -> x11, h -> x12)

else

f = g - h
```

#### \* RISC V

- □ bne x13, x14, Else
- □ add x10, x11, x12
- Exit
- ☐ Else: sub x10, x11, x12
- □ Exit:



# 00 1001010

```
* C:
  □ int A[20];
  \square int sum = 0;
  ☐ for (int i=0; i<20; i++)</p>
        sum += A[i];
RISC V:
  □ add x9, x8, x0 # x9=&A[0]
  □ add x10, x0, x0 # sum=0
  □ add x11, x0, x0 # i=0
  Loop:
  \square lw x12, 0(x9) # x12=A[i]
  □ add x10, x10, x12 # sum+=
  □ addi x9, x9, 4 # &A[i++]
  □ addi x11, x11, 1 # i++
  □ addi x13, x0, 20 # x13=20
  □ blt x11, x13, Loop
```

